Subsystem Specifics |
Supported Device Family
1
|
AMD
UltraScale+
|
Supported User Interfaces |
Segmented LBUS, AXI4-Stream
|
Resources |
Performance and Resource Use web
page
|
Provided with
Subsystem
|
Design Files |
Verilog |
Example Design |
Verilog |
Test Bench |
Verilog |
Constraints File |
XDC |
Simulation Model |
Verilog |
Supported S/W Driver
2
|
N/A |
Tested Design
Flows
2
|
Design Entry |
AMD Vivado™ Design Suites |
Simulation |
For supported simulators, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973). |
Synthesis |
Vivado synthesis |
Support |
Release Notes and Known Issues |
Master Answer Record: 67395
|
All Vivado IP Change Logs |
Master Vivado IP Change Logs: 72775
|
Support web
page
|
- For a complete list of supported devices, see the AMD Vivado™
IP catalog.
- For the supported versions of third-party
tools, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973).
|