[Figure 1, callout 1]
The adaptive SoC (U1) bank 200 and bank 201 GTYP transceivers are wired to the FMCP connector (J51). See schematic pages 9 and 34 for details.
The GTY/GTYP transceivers in the Versal architecture are power-efficient transceivers, supporting line rates from 1.25 Gb/s to 32.75 Gb/s. The GTY/GTYP transceivers are highly configurable and tightly integrated with the PL resources of the Versal architecture. For more information, see the Versal Adaptive SoC GTY and GTYP Transceivers Architecture Manual (AM002).