Description
Specifies how RTL ports are created from the function description during interface synthesis. For more information, see Managing Interface Synthesis. The ports in the RTL implementation are derived from:
- Any function-level protocol that is specified.
- Function arguments and return.
- Global variables (accessed by the top-level function and defined outside its scope).
Function-level handshakes:
- Control when the function starts operation.
- Indicate when function operation:
- Ends
- Is idle
- Is ready for new inputs
The implementation of a function-level protocol:
- Is controlled by modes
ap_ctrl_none
,ap_ctrl_hs
, orap_ctrl_chain
. - Requires only the top-level function name.
Each function argument can be specified to have its own I/O protocol (such as valid handshake or acknowledge handshake).
If a global variable is accessed, but all read and write operations are local to the design, the resource is created in the design. There is no need for an I/O port in the RTL. If however, the global variable is expected to be an external source or destination, specify its interface in a similar manner as standard function arguments. See the examples below.
Syntax
set_directive_interface [OPTIONS] <location> <port>
-
<location>
is the location (in the formatfunction[/label
]) where the function interface or registered output is to be specified. -
<port>
is the parameter (function argument or global variable) for which the interface has to be synthesized. This is not required when modesap_ctrl_none
orap_ctrl_hs
are used.
Options
-
-bundle <string>
- By default, the HLS tool groups or bundles function
arguments with compatible options into interface ports in the RTL code. All
AXI4-Lite
(
s_axilite
) interfaces are bundled into a single AXI4-Lite port whenever possible. Similarly, all function arguments specified as an AXI4 (m_axi
) interface are bundled into a single AXI4 port by default. -
-clock <string>
- By default, the AXI4-Lite interface clock is the same clock as the system clock. This option is
used to set specify a separate clock for an AXI4-Lite interface. If the
-bundle
option is used to group multiple top-level function arguments into a single AXI4-Lite interface, the clock option need only be specified on one of bundle members. -
-depth <int>
- Specifies the maximum number of samples for the test bench
to process. This setting indicates the maximum size of the FIFO needed in
the verification adapter that Vitis HLS
creates for RTL co-simulation. This option is required for pointer
interfaces using
ap_fifo
mode. -
-latency <value>
- This option can be used on
ap_memory
and AXIM interfaces.- In an
ap_memory
interface, the interface option specifies the read latency of the RAM resource driving the interface. By default, a read operation of 1 clock cycle is used. This option allows an external RAM with more than 1 clock cycle of read latency to be modeled. - In an AXIM interface, this option specifies the expected latency of the AXI4 interface, allowing the design to initiate a bus request <value> number of cycles (latency) before the read or write is expected. If this figure it too low, the design will be ready too soon and may stall waiting for the bus. If this figure is too high, bus access may be idle waiting on the design to start the access.
- In an
-
-max_read_burst_length <int>
- For use with the AXIM interface, this option specifies the maximum number of data values read during a burst transfer.
-
-max_widen_bitwidth <int>
- Specifies the maximum bit width available for the interface when automatically widening the interface.
-
-max_write_burst_length <int>
- For use with the AXIM interface, this option specifies the maximum number of data values written during a burst transfer.
-
-mode (ap_none|ap_vld|ap_ack|ap_hs|ap_ovld|ap_fifo|ap_memory|bram|axis|s_axilite|m_axi|ap_ctrl_none|ap_ctrl_hs|ap_ctrl_chain|ap_stable)
- Following is a summary of how Vitis HLS implements the
-mode
options. Refer to Details of Interface Synthesis for more information.-
ap_none
: No protocol. The interface is a data port. -
ap_vld
: Implements the data port with an associatedvalid
port to indicate when the data is valid for reading or writing. -
ap_ack
: Implements the data port with an associatedacknowledge
port to acknowledge that the data was read or written. -
ap_hs
: Implements the data port with associatedvalid
andacknowledge
ports to provide a two-way handshake to indicate when the data is valid for reading and writing and to acknowledge that the data was read or written. -
ap_ovld
: Implements the output data port with an associatedvalid
port to indicate when the data is valid for reading or writing.Note: Vitis HLS implements the input argument or the input half of any read/write arguments with modeap_none
. -
ap_fifo
: Implements the port with a standard FIFO interface using data input and output ports with associated active-Low FIFOempty
andfull
ports.Note: You can only use this interface on read arguments or write arguments. Theap_fifo
mode does not support bidirectional read/write arguments. -
ap_memory
: Implements array arguments as a standard RAM interface. If you use the RTL design in Vivado IP integrator, the memory interface appears as discrete ports. -
bram
: Implements array arguments as a standard RAM interface. If you use the RTL design in Vitis IP integrator, the memory interface appears as a single port. -
axis
: Implements all ports as an AXI4-Stream interface. -
s_axilite
: Implements all ports as an AXI4-Lite interface. Vitis HLS produces an associated set of C driver files during the Export RTL process. -
m_axi
: Implements all ports as an AXI4 interface. You can use theconfig_interface
command to specify either 32-bit (default) or 64-bit address ports and to control any address offset. -
ap_ctrl_none
: No block-level I/O protocol.Note: Using theap_ctrl_none
mode might prevent the design from being verified using the C/C++/RTL co-simulation feature. -
ap_ctrl_hs
: Implements a set of block-level control ports tostart
the design operation and to indicate when the design isidle
,done
, andready
for new input data.Note: Theap_ctrl_hs
mode is the default block-level I/O protocol. -
ap_ctrl_chain
: Implements a set of block-level control ports tostart
the design operation,continue
operation, and indicate when the design isidle
,done
, andready
for new input data. -
ap_stable
: No protocol. The interface is a data port. Vitis HLS assumes the data port is always stable after reset, which allows internal optimizations to remove unnecessary registers.
-
-
-name <string>
- Specifies a name for the port which will be used in the generated RTL.
-
-num_read_outstanding <int>
- For use with the AXIM interface, this option specifies how
many read requests can be made to the AXI4 bus, without a response, before the design stalls. This
implies internal storage in the design, and a FIFO of
size:
num_read_outstanding*max_read_burst_length*word_size
-
-num_write_outstanding <int>
- For use with the AXIM interface, this option specifies how
many write requests can be made to the AXI4 bus, without a response, before the design stalls. This
implies internal storage in the design, and a FIFO of
size:
num_read_outstanding*max_read_burst_length*word_size
-
-offset <string>
- Controls the address offset in AXI4-Lite and AXI4
interfaces. In an AXI4-Lite interface,
<string>
specifies the address in the register map. In an AXI interface,<string>
specifies the following:-
off
: Do not generate an offset port. -
direct
: Generate a scalar input offset port. -
slave
: Generate an offset port and automatically map it to an AXI4-Lite slave interface.
-
-
-register
- Registers the signal and any associated protocol signals
and instructs the signals to persist until at least the last cycle of the
function execution. This option applies to the following scalar interfaces
for the top-level function:
-
s_axilite
-
ap_fifo
-
ap_none
-
ap_stable
-
ap_hs
-
ap_ack
-
ap_vld
-
ap_ovld
-
-
-register_mode (both|forward|reverse|off)
- This option applies to AXI4-Stream interfaces, and specifies if registers are placed
on the forward path (
TDATA
andTVALID
), the reverse path (TREADY
), on both paths (TDATA
,TVALID
, andTREADY
), or if none of the ports signals are to be registered (off
). The default isboth
. AXI4-Stream side-channel signals are considered to be data signals and are registered whenever theTDATA
is registered. -
-storage_type=<type>
- For use with
ap_memory
andbram
interfaces only. This options defines a storage type (for example, RAM_T2P) to assign to the variable.
Examples
Turns off function-level handshakes for function foo
.
set_directive_interface -mode ap_ctrl_none foo
Argument InData
in function
foo
is specified to have a
ap_vld
interface and the input should be registered.
set_directive_interface -mode ap_vld -register foo InData
Exposes global variable lookup_table
used in function foo
as a port on the RTL design, with an ap_memory
interface.
set_directive_interface -mode ap_memory foo look_table