UltraScale+ Power Domains - 2023.2 English

Power Design Manager User Guide (UG1556)

Document ID
UG1556
Release Date
2023-10-18
Version
2023.2 English

Following are the AMD UltraScale+™ resources and their Power supplies.

Table 1. UltraScale+ Resources and their Power Supply
Power Supply Resources Powered
VCCINT
  • All CLB resources
  • All routing resources
  • Entire clock tree, including all clock buffers
  • Block RAM/FIFO
  • DSP slices
  • All input buffers
  • Logic elements in the IOB (ILOGIC/OLOGIC)
  • Tri-Mode Ethernet MAC
  • Clock Managers (MMCM, PLL, DCM, etc.)
  • PCIe and PCS portion of MGTs
VCCBRAM Memory array of block and ultra RAMs
VCCO (1)
  • All output buffers
  • Some input buffers
  • Input termination
  • Reference resistors to DCI

VCCAUX

VCCAUX_IO

  • Clock Managers (MMCM, PLL, DCM, etc.)(1)
  • IODELAY/IDELAYCTRL
  • All output buffers
  • Differential Input buffers
  • VREF-based, single-ended I/O standards, for example, HSTL18_I

MGTAVCC

MGTAVTT

MGTVCCAUX

VCCINT_GT

  • Analog supply voltages for PMA circuits of transceivers
  • Transceiver termination circuits
  • Quad PLL
  • GTM Core supply

VCC_PSINTFP

VCC_PSINTLP

VCC_PSAUX

VCCPSINTFP_DDR

VCC_PSPLL

VPS_MGTRAVCC

VPS_MGTRAVTT

VCCO_PSDDR

VCCO_PSDDR_PLL

VCCO_PSIO

VCCINT_VCU

  • Zynq UltraScale+ MPSoC (2):
    • Processor
    • Memory
    • I/O
    • Peripherals
VCCINT_IO
  • Input buffers in HPIO bank
  • Output buffers in HPIO bank
  • ISERDES/OSERDES
  • IDDR, ODDR
  • IFF, OFF
  • IDELAY, ODELAY
  • BITSLICE - all components
  • HBM
    • HBM AXI Switch
    • HBM MC
    • PHY
    • Clock
    • IO (Read and Write)
  1. These resources are available only in certain device families. Refer to the appropriate data sheets and user guides for more information.
  2. VCCO in bank 0 (VCCO_0 or VCCO_CONFIG) powers all I/Os in bank 0 as well as the configuration circuitry. See the applicable Configuration User Guide.