Example Design Specifics - 1.2 English

HDMI 2.1 Receiver Subsystem v1.2 Product Guide (PG351)

Document ID
PG351
Release Date
2023-10-31
Version
1.2 English

In addition to the HDMI PHY Controller/HDMI GT Controller, HDMI 2.1 Transmitter Subsystem, and HDMI 2.1 Receiver Subsystem core, the complete example design includes the following cores:

  • MicroBlaze, Zynq, Zynq UltraScale+ MPSoC, or Versal adaptive SoC
  • MicroBlaze Debug Module (Only for MicroBlaze based processor subsystem)
  • AXI Interconnect
  • Local Memory Bus (LMB) (Only for MicroBlaze based processor subsystem)
  • LMB BRAM Interface Controller (Only for MicroBlaze based processor subsystem)
  • Block Memory Generator (Only for MicroBlaze based processor subsystem)
  • Clocking Wizard
  • Processor System Reset Module
  • AXI UART Lite (Only for MicroBlaze based processor subsystem)
  • AXI Interrupt Controller (INTC) (Only for MicroBlaze based processor subsystem)
  • AXI IIC Bus Interface
  • AXI GPIO
  • Video Test Pattern Generator
  • AXI4-Stream Register Slice
  • Utility Buffer
  • Utility Vector Logic
  • AUD_PAT_GEN (Custom IP)
  • HDMI_ACR_CTRL (Custom IP)
  • HDCP_KEYMNGMT_BLK (Custom IP)
    Note: When a Custom IP is added to an IP integrator design as RTL reference module, the auto assigned address can be maximized to any of the available space. Therefore, if you unmap AUD_PAT_GEN, HDMI_ACR_CTRL, or HDCP_KEYMNGMT_BLK for the example design, after reassigning the address, you must set the address to a smaller range (for example, 64k).