At startup, all resets must be asserted simultaneously for four cycles of the
slowest clock (s_axi_aclk
, key_clk
and ram_clk
). As long as the reset
assertion time is met, either reset can be asserted or negated first. The system is not ready
to use until the reset phase is finished (indicated by the rst_busy
output). The rst_busy
output is High for
approximately 30 clock cycles (slowest clock).