Resets - 3.0 English

Binary CAM Search v3.0 LogiCORE IP Product Guide (PG317)

Document ID
PG317
Release Date
2024-05-30
Version
3.0 English

At startup, all resets must be asserted simultaneously for four cycles of the slowest clock (s_axi_aclk, key_clk and ram_clk). As long as the reset assertion time is met, either reset can be asserted or negated first. The system is not ready to use until the reset phase is finished (indicated by the rst_busy output). The rst_busy output is High for approximately 30 clock cycles (slowest clock).