Power and Electrical

T2 Telco Accelerator Card Data Sheet (DS1000)

Document ID
Release Date
1.0 English

The FPGA power can be estimated using Xilinx® Power Estimator or the Power Design Manager (PDM) tool. Estimates are shown in the following table. These calculations are made assuming dual PCIe Gen4 x8 mode.

Table 1. Power Estimates
Conditions 1 Zynq UltraScale+ RFSoC ZU48DR Power (W) 3 Notes
Maximum PVT 38.1 Max Process, 100°C Tj 2
Typical PVT 33.1 Max Process, 75°C Tj 2
  1. In all cases, the data flow through the FPGA is maxed out.
  2. Tj is FPGA die temperature.
  3. These are preliminary estimates and are not yet lab measured.