Full Fledged Video Processing Design - 2.3 English

Video Processing Subsystem Product Guide (PG231)

Document ID
PG231
Release Date
2022-04-27
Version
2.3 English

This Figure shows the top level block diagram. In the video path is a video test pattern generator and an AXI4-Stream to Video Out core. Furthermore, a processor is controlling the IPs, and a memory interconnect with MIG are interfacing with external DDR.

Figure 5-1:       Top-level Full Fledged Video Processing Design

X-Ref Target - Figure 5-1

vpss_full_exdes.PNG