- Open the MHS file, and for each AXI Master set the Enable
Register Slice/Enable Data FIFO based upon searching the MHS in the following
table.
When doing the search, replace
<intf_name>
with the associatedBUS_INTERFACE
name. For example,<intf_name>
forBUS_INTERFACE M_AXI_MM2S
would beM_AXI_MM2S.
Tip: AXI Masters connect to the AXI
Interconnect Slave connection. You can make the selection in the Slave Interfaces
tab.
Parameter | Exists | Does Not Exist |
---|---|---|
C_INTERCONNECT_<intf_name>_AR_REGISTER C_INTERCONNECT_<intf_name>_R_REGISTER C_INTERCONNECT_<intf_name>_AW_REGISTER C_INTERCONNECT_<intf_name>_W_REGISTER C_INTERCONNECT_<intf_name>_B_REGISTER |
SXX_AXI : Enable
Register Slice Auto
|
SXX_AXI : Enable
Register Slice None
|
C_INTERCONNECT_<intf_name>_WRITE_FIFO_DEPTH C_INTERCONNECT_<intf_name>_READ_FIFO_DEPTH |
Parameter = 32 Parameter = 512
Data FIFO 512 deep |
SXX_AXi : Enable
Data FIFO None
|