The AMD memory IP is a combined pre-engineered controller and physical layer (PHY) for interfacing UltraScale architecture and 7 series FPGA user designs with AMBA® advanced extensible interface (AXI4) slave interfaces to DDR2, DDR3, or DDR4 SDRAM, QDRII+ SRAM, or RLDRAM 3 devices.
For more information, see the following:
- UltraScale Architecture-Based FPGAs Memory IP LogiCORE IP Product Guide (PG150)
This chapter provides information about using, customizing, and simulating a LogiCORE IP DDR4, DDR3, or DDR2 SDRAM memory interface core in the Vivado IP integrator tool. This chapter describes the core architecture and provides details on customizing and interfacing to the core.
Tip: Although the information in this
chapter is tailored for the KC705, Kintex 7 board, the differences for
UltraScale devices, and the KCU105 board, are highlighted throughout this text. These
guidelines can also be applied to AMD devices on custom boards.