PMEVCNTR23 (SMMU500) Register Description
| Register Name | PMEVCNTR23 |
|---|---|
| Offset Address | 0x000000305C |
| Absolute Address | 0x00FD80305C (SMMU_GPV) |
| Width | 32 |
| Type | rwNormal read/write |
| Reset Value | 0x00000000 |
| Description | Provides event counter resources in the register map of a translation context bank. Reads or writes the value of the selected event counter. |
PMEVCNTR23 (SMMU500) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| PMN3 | 31:0 | rwNormal read/write | 0 | Refer to Arm SMMU v2 Architecture Spec (Arm IHI0062B) for more details |