GICP3_IRQ_STATUS (LPD_SLCR) Register - UG1087

Zynq UltraScale+ Devices Register Reference (UG1087)

Document ID
UG1087
Release Date
2024-03-13
Revision
1.10

GICP3_IRQ_STATUS (LPD_SLCR) Register Description

Register NameGICP3_IRQ_STATUS
Offset Address0x000000803C
Absolute Address 0x00FF41803C (LPD_SLCR)
Width32
TypewtcReadable, write a 1 to clear
Reset Value0x00000000
DescriptionInterrupt Status Register for intrN. This is a sticky register that holds the value of the interrupt until cleared by a value of 1.

GICP3_IRQ_STATUS (LPD_SLCR) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
src3131wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 3
src3030wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 2
src2929wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 1
src2828wtcReadable, write a 1 to clear0x0FPD DMA
interrupt for channel 0 (GDMA)
src2727wtcReadable, write a 1 to clear0x0APM_FPD: Ord of all APMs for FPD
src2626wtcReadable, write a 1 to clear0x0DPDMA interrupt
src2525wtcReadable, write a 1 to clear0x0ATB interrupt for FPD
src2424wtcReadable, write a 1 to clear0x0FPD_APB_INT: ORd of all APB interrupts from LPD
src2323wtcReadable, write a 1 to clear0x0Display port general purpose interrupt
src2222wtcReadable, write a 1 to clear0x0PCIE misc (error etc) interrupts
src2121wtcReadable, write a 1 to clear0x0PCIE Bridge DMA interrupts
src2020wtcReadable, write a 1 to clear0x0PCIE legacy (INTA/BC/D) interrupts
src1919wtcReadable, write a 1 to clear0x0PCIE_MSI[1]=PCIe interrupt for MSI vectors 63 to 32
src1818wtcReadable, write a 1 to clear0x0PCIE_MSI[0]=PCIe interrupt for MSI vectors 31 to 0
src1717wtcReadable, write a 1 to clear0x0FPD Top Level Watch Dog Timer Interrupt. This is Edge trigger interrupt and Interrupt pulse width case be prograbble window from 40ns to 320ns. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1616wtcReadable, write a 1 to clear0x0DDR controller subsystem interrupt
src1515wtcReadable, write a 1 to clear0x0Bit 7 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1414wtcReadable, write a 1 to clear0x0Bit 6 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1313wtcReadable, write a 1 to clear0x0Bit 5 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1212wtcReadable, write a 1 to clear0x0Bit 4 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1111wtcReadable, write a 1 to clear0x0Bit 3 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src1010wtcReadable, write a 1 to clear0x0Bit 2 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src9 9wtcReadable, write a 1 to clear0x0Bit 1 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src8 8wtcReadable, write a 1 to clear0x0Bit 0 of PL_PS IRQ1. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.
src0 0wtcReadable, write a 1 to clear0x0Bit 7 of PL_PS IRQ0. This signal synchronized using double-flops; due to this method of synchronization, the duration of the narrowest 'pulse' must be accounted for.