DX0LCDLR5 (DDR_PHY) Register Description
| Register Name | DX0LCDLR5 |
|---|---|
| Offset Address | 0x0000000794 |
| Absolute Address | 0x00FD080794 (DDR_PHY) |
| Width | 32 |
| Type | mixedMixed types. See bit-field details. |
| Reset Value | 0x00000000 |
| Description | DATX8 n Local Calibrated Delay Line Register 5 |
DX0LCDLR5 (DDR_PHY) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| Reserved | 31:25 | roRead-only | 0x0 | Return zeroes on reads. |
| Reserved | 24:16 | roRead-only | 0x0 | Returns zeroes on reads. Caution: Do not write to this register field. |
| Reserved | 15:9 | roRead-only | 0x0 | Return zeroes on reads. |
| DQSGSD | 8:0 | rwNormal read/write | 0x0 | DQS Gate Status Delay: Delay select for the DQS gate status (DQSGS) LCDL for the byte when in x8 mode |