Core Specifics |
Supported Device Family
1
|
AMD Versal™
, AMD UltraScale+™
, AMD UltraScale™
, 7 series
|
Supported User Interfaces |
AXI4-Lite, AXI4-Stream
|
Resources |
Performance and Resource Use web page
|
Provided with
Core
|
Design Files |
Not Provided |
Example Design |
Verilog |
Test Bench |
Provided with Example Design |
Constraints File |
Design Constraints File |
Simulation Model |
RTL, VHDL |
Supported S/W Driver
2
|
Standalone |
Tested Design
Flows
3
|
Design Entry |
AMD Vivado™ Design Suite
|
Simulation |
For supported simulators, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973). |
Synthesis |
Vivado Synthesis |
Support |
Release Notes and Known Issues |
Master Answer Record: 73697
|
All Vivado IP Change Logs |
Master Vivado IP Change Logs:
72775
|
Support web
page
|
- For a complete list of supported devices, see the AMD Vivado™
IP catalog.
-
Standalone driver details can be found in <install_directory>/Vitis/<release>/data/embeddedsw/doc/xilinx_drivers_api_toc.htm.
- For the supported versions of third-party
tools, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973).
|