AMD LogiCORE™ IP Facts Table | |
---|---|
Core Specifics | |
Supported Device Family 1 |
AMD Versal™ adaptive SoC |
Supported User Interfaces | N/A |
Resources | Performance and Resource Use |
Provided with Core | |
Design Files | Verilog |
Example Design | Verilog |
Test Bench | Verilog |
Constraints File | Xilinx Design Constraints (XDC) |
Simulation Model | Verilog |
Supported S/W Driver | N/A |
Tested Design Flows 2 | |
Design Entry | AMD Vivado™ Design Suite |
Simulation | For supported simulators, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973). |
Synthesis | Vivado Synthesis |
Support | |
Release Notes and Known Issues | Master Answer Records: 72289 |
All Vivado IP Change Logs | Master Vivado IP Change Logs: 72775 |
Support web page | |
|