In FRL mode, the RPLL dividers are configured to support 3, 6, 8, 10, and 12 Gbps based on a single MGT reference clock frequency (400 MHz).
FRL Mode (Gbps) | CPLL Ref Clk Divider | CPLL Multiplier | OUT_DIV | VCO Frequency |
---|---|---|---|---|
3 | 1 | 15 | 4 | 6.0 |
6 | 1 | 15 | 2 | 6.0 |
8 | 1 | 10 | 1 | 4.0 |
10 | 2 | 25 | 1 | 5.0 |
12 | 1 | 15 | 1 | 6.0 |