AES Channel Status (0x50-0x64) - 1.0 English - PG308

I2S Transmitter and I2S Receiver LogiCORE IP Product Guide (PG308)

Document ID
PG308
Release Date
2025-08-12
Version
1.0 English

These six registers together enable you to specify the 192-bit channel status information that is inserted over the audio block. These registers give the value in order of LSB to MSB. The register 0x50 requires bits [31:0] of 192-bit channel status, while register 0x64 requires bits [191:160].

Table 1. Receiver AES Channel Status (0x50-0x64)
Bit Default Value Access Type Description
31:0 0 R/W 32-bit AES Value: 32-bit AES channel status value.