| Facts Table | |
|---|---|
| Subsystem Specifics | |
| Supported Device Family 1 3 |
AMD Versal™ adaptive SoC AMD UltraScale+™ AMD UltraScale™ |
| Supported User Interfaces |
AXI4-Stream and AXI4-Lite for all variants
XGMII and GMII for PCS-only variants |
| Resources | Performance and Resource Utilization web page |
| Provided with Subsystem | |
| Design Files | Encrypted register transfer level (RTL) |
| Example Design | Verilog |
| Test Bench | Verilog |
| Constraints File | Xilinx Design Constraints (XDC) |
| Simulation Model | Verilog |
| Supported S/W Driver | Supports 1G/10G drivers for UltraScale+ for GTY and GTH |
| Tested Design Flows 2 | |
| Design Entry | Vivado Design Suite |
| Simulation | For supported simulators, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973). |
| Synthesis | Vivado Synthesis |
| Support | |
| Release Notes and Known Issues | Master Answer Record: 75842 |
| All Vivado IP Change Logs | Master Vivado IP Change Logs: 72775 |
| Support web page | |
|
|