This register allows you to selectively enable each error/status bits in the Interrupt Status register to generate an interrupt at output port. An IER bit set to ‘0’ does not inhibit an interrupt condition from being captured, but is reported in the status register.
| Bits | Name | Reset Value | Access | Description |
|---|---|---|---|---|
| 31:6 | Reserved | NA | NA | Reserved |
| 5 | ULPS State | 0x0 | R/W | Generate interrupt on ULPS state detection. |
| 4 | Reserved | NA | NA | Reserved |
| 3 | Byte FIFO Full | 0x0 | R/W |
Generate interrupt on BYTE FIFO full condition. Note: Applicable for Versal AI
Edge Series Gen 2 and Versal Premium Series Gen 2
devices only.
|
| 2 | Command Queue FIFO Full | 0x0 | R/W | Generate interrupt on command queue FIFO full condition. |
| 1 |
Unsupported/ Reserved Data type |
0x0 | R/W | Generate interrupt on “Unsupported/ Reserved” data type detection. |
| 0 | Pixel data underrun | 0x0 | R/W | Generate interrupt on “Pixel data underrun” condition |