This section describes a TX clock lane ULPS operation.
- The PPI drives
txulpsclkto initiate the clock lane ULPS mode. - The MIPI D-PHY TX core drives the clock lane
ulpsactivenot(active-Low) to Low after the ULPS entry sequence is transmitted on the serial line. - The PPI asserts the
txulpsexitsignal to exit from ULPS. - The MIPI D-PHY TX core drives the
ulpsactivenotHigh and drives MARK-1 on the serial lines. - The PPI deasserts the
txrequestescafter T_WAKEUP time has elapsed following deassertion of theulpsactivenotsignal.
The following figure shows the TX clock lane ULPS operation.
Figure 1. D-PHY TX (Master) ULPS Mode Operation for Clock Lane