This section describes a TX data lane ULPS operation.
- The PPI drives
txrequestescHigh to initiate the ULPS entry request. Thetxulpsescsignal is asserted for onetxclkesccycle. - The MIPI D-PHY TX core drives the data lane
ulpsactivenot(active-Low) to Low which indicates that the ULPS command is transmitted on the serial lines. - The PPI drives the
txulpsexitpulse to start the ULPS exit operation. - The MIPI D-PHY TX core responds by deasserting the
ulpsactivenotsignal and starts transmitting MARK-1 on the line for T_WAKEUP time. - The PPI deasserts the
txrequestescafter T_WAKEUP time has elapsed following the deassertion of theulpsactivenotsignal.
The following figure shows TX data lane ULPS operation.
Figure 1. D-PHY TX (Master) ULPS Mode Operation for Data Lane