IP Facts - IP Facts - 4.1 English - PG160

GMII to RGMII v4.1 LogiCORE IP Product Guide (PG160)

Document ID
PG160
Release Date
2025-12-17
Version
4.1 English
AMD LogiCORE™ IP Facts Table
Core Specifics
Supported Device Family 1 AMD Zynq™ UltraScale+™ MPSoC, AMD Zynq™ 7000, AMD Versal™ Adaptive SoCs
Supported User Interfaces GMII
Resources Performance and Resource Use web page
Provided with Core
Design Files Encrypted RTL
Example Design GMII to RGMII with internally generated GMII clock

GMII to RGMII with externally generated GMII clock

Test Bench Demonstration Test Bench
Constraints File XDC
Simulation Model Not Provided
Supported S/W Driver N/A
Tested Design Flows 2
Design Entry AMD Vivado™ Design Suite
Simulation For supported simulators, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973).
Synthesis Vivado Synthesis
Support
Release Notes and Known Issues Master Answer Record: 54689
All Vivado IP Change Logs Master Vivado IP Change Logs: 72775
Support web page
  1. For a complete list of supported devices, see the AMD Vivado™ IP catalog.
  2. For the supported versions of third-party tools, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973).