| AMD LogiCORE™ IP Facts Table | |
|---|---|
| Core Specifics | |
| Supported Device Family 1 |
AMD UltraScale+™
AMD Virtex™ UltraScale+™ HBM AMD UltraScale™ AMD Zynq™ 7000 SoC AMD Zynq™ UltraScale+™ MPSoC 7 series AMD Versal™ adaptive SoC |
| Supported User Interfaces | AXI4, ACE, AXI4-Lite, AXI4-Stream (ATS), CXS (CCIX), CHI |
| Resources | Performance and Resource Use web page |
| Provided with Core | |
| Design Files | AMD Vivado™ RTL |
| Example Design | See the CCIX lounge and the Versal CCIX lounge (registration required) |
| Test Bench | Not Provided |
| Constraints File | Not Provided |
| Simulation Model | Not Provided |
| Supported S/W Driver | N/A |
| Tested Design Flows | |
| Design Entry | AMD Vivado™ Design Suite |
| Simulation | For supported simulators, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973). |
| Synthesis | Vivado Synthesis |
| Support | |
| Release Notes and Known Issues | Master Answer Record: 54452 |
| All Vivado IP Change Logs | Master Vivado IP Change Logs: 72775 |
| Provided by AMD at the Support web page | |
|
|