Synchronization Stages - 2.1 English - PG059

AXI Interconnect LogiCORE IP Product Guide (PG059)

Document ID
PG059
Release Date
2025-12-19
Version
2.1 English
  • Description: Specifies the number of synchronization stages used in any asynchronous clock domain conversion within the core. Available only when "Is ACLK Asynchronous"=1.
  • Format/Range: Integer (2-8)
  • Default: 3