IP Facts - 8.12 English - PG056

CPRI LogiCORE IP Product Guide (PG056)

Document ID
PG056
Release Date
2024-12-13
Version
8.12 English
AMD LogiCORE™ IP Facts Table
Core Specifics
Supported Device Family(1) AMD Versal™ Adaptive SoC 6

AMD Zynq™ UltraScale+™ MPSoC, RFSoC

UltraScale+ FPGA(5)

UltraScale FPGA

AMD Zynq™ 7000 SoC (2)

7 series FPGA(3)

See Speed Grade Support.

Supported User Interfaces Generic data, status, configuration, and management interfaces, AXI4-Lite management interface
Resources Performance and Resource Use web page
Provided with Core
Design Files Encrypted register transfer level (RTL)
Example Design VHDL
Test Bench VHDL
Constraints File Xilinx Design Constraints (XDC)
Simulation Model VHDL, Verilog
Supported S/W Driver N/A
Tested Design Flows(4)
Design Entry AMD Vivado™ Design Suite
Simulation For supported simulators, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973).
Synthesis Vivado Synthesis
Support
Release Notes and Known Issues Master Answer Record: 54473
All Vivado IP Change Logs Master Vivado IP Change Logs: 72775
Support web page
  1. For a complete list of supported devices, see the Vivado IP catalog.
  2. Excludes the Zynq 7000 SoC 007, 010, 014, and 020 devices.
  3. Excludes the Artix 7 100T device in CSG324, FTG256, and CS324 packages (Excludes AMD Spartan™ 7 devices).
  4. For the supported versions of third-party tools, see the Vivado Design Suite User Guide: Release Notes, Installation, and Licensing (UG973)
  5. Excludes AMD Zynq™ UltraScale+™ devices 2cg, 2eg, 3cg, and 3eg.
  6. Excludes Versal xcvn3716 and xcvm2502 devices.