This section provides information about any changes to the user logic or port designations that take place when you upgrade to a more current version of this IP core in the AMD Vivado™ Design Suite.
| In/Out | Port Name | Description | What to do |
|---|---|---|---|
| Out |
gtpowergood
|
See UltraScale FPGAs Transceivers Wizard LogiCORE IP Product Guide (PG182) for AMD UltraScale™ and AMD UltraScale+™ usage guidelines of the signal. | Port is useful in AMD UltraScale+™
device
families when using gtrefclk for other
applications. |
| Generic Name | Applicability | Description | Values |
|---|---|---|---|
| InstantiateBitslice0 |
Applicable in Asynchronous 1000BASE-X/SGMII mode only |
This indicates whether to instantiate BITSLICE0 if BITSLICE0 of RX_NIBBLE is unused. |
True False |
| RxNibbleBitslice0Used |
Applicable in Asynchronous 1000BASE-X/SGMII mode only |
This is an indication to the core if the BITSLICE0 of RX_NIBBLE is used for the clock. |
True False |
| ClockSelection |
Applicable in Asynchronous 1000BASE-X/SGMII mode only |
This is applicable only when SGMII is selected as physical interface. Setting TRUE enables options for setting reference clock frequencies. |
Sync Async |
| In/Out | Port Name | Description | What to do |
|---|---|---|---|
| In | tx_dly_rdy_n 1 | TX delay ready from adjacent BYTE_GROUPs | For multiple core instantiations connect to the appropriate port in the instance without Shared Logic in the Core. |
| In | rx_dly_rdy_n 1 | RX delay ready from adjacent BYTE_GROUPs | |
| In | tx_vtc_rdy_n 1 | TX VTC ready from adjacent BYTE_GROUPs | |
| In | rx_vtc_rdy_n 1 | RX VTC ready from adjacent BYTE_GROUPs | |
|
|||