The following table shows the revision history for this document.
| Section | Revision Summary |
|---|---|
| 06/24/2025 Version 7.1 | |
| Typical System Interconnect | Editorial update. |
| 06/20/2024 Version 7.1 | |
| MM2S_CONTROL (MM2S Control) | Updated Burst Length field equation. |
| MM2S_STATUS (MM2S Status) | Updated Transferred Bytes field description. |
| S2MM_CONTROL (S2MM Control) | Updated Buffer Length field description. |
| Field Descriptions | Updated Width of Buffer Length Register description. |
| 04/27/2022 Version 7.1 | |
| Performance | Updated section. |
| Scatter Gather Descriptor | Updated section. |
| 06/14/2019 Version 7.1 | |
| Entire document | Updated figures. |
| MM2S_DMASR (MM2S DMA Status Register – Offset 04h) | Updated table. |
| MM2S_DMASR (MM2S DMA Status Register – Offset 04h) | Updated table. |
| Field Descriptions | Added Enable Single AXI4 Data Interface section. |
| 04/04/2018 Version 7.1 | |
| N/A | Added support for 64 MB data transfer. |
| 10/04/2017 Version 7.1 | |
| N/A |
|
| 10/05/2016 Version 7.1 | |
| N/A |
|
| 11/18/2015 Version 7.1 | |
| N/A | Added support for UltraScale+ families. |
| 04/01/2015 Version 7.1 | |
| N/A |
|
| 04/02/2014 Version 7.1 | |
| N/A |
|
| 12/18/2013 Version 7.1 | |
| N/A | Added AMD UltraScale™ architecture support. |
| 10/02/2013 Version 7.1 | |
| N/A |
|
| 03/20/2013 Version 7.0 | |
| N/A |
|
| 12/18/2012 Version 3.2 | |
| N/A |
|
| 10/16/2012 Version 3.1 | |
| N/A |
|
| 07/25/2012 Version 3.0 | |
| N/A | Added Vivado tools support and AMD Zynq™ 7000 support. |
| 04/24/2012 Version 2.0 | |
| N/A |
|
| 10/19/2011 Version 1.0 | |
| Initial release. | N/A |