The following table provides the maximum data rates for applicable memory standards using the Versal Premium device memory PHY. Refer to Versal Adaptive SoC Programmable Network on Chip and Integrated Memory Controller LogiCORE IP Product Guide (PG313) for the complete list of memory interface standards supported and detailed specifications. The final performance of the memory interface is determined through a complete design implemented in the Vivado Design Suite, following guidelines in the Versal Adaptive SoC PCB Design User Guide (UG863), electrical analysis, and characterization of the system.
Memory Standard | DRAM Type | DIMM Slots | XPIO Bank Performance 1 | Performance as a Function of Speed Grade and Operating Voltage (VCC_SOC) | Units | |||||
---|---|---|---|---|---|---|---|---|---|---|
0.88V (H) | 0.80V (M) | 0.80V (L) 2 | ||||||||
-3 | -2 | -2 | -1 | -2 | -1 | |||||
DDR4 | Single rank component 3 | All | 3200 | 3200 | 3200 | 3200 | 3200 | 3200 | Mb/s | |
1 rank DIMM 4 , LRDIMM 5 | 1 | All | 3200 | 3200 | 3200 | 3200 | 3200 | 3200 | Mb/s | |
2 rank DIMM 4 | 1 | All | 2933 | 2933 | 2933 | 2933 | 2933 | 2933 | Mb/s | |
1 rank RDIMM, 2 rank LRDIMM |
2 | All | 2667 | 2667 | 2667 | 2667 | 2667 | 2667 | Mb/s | |
2 rank RDIMM | 2 | All | 2133 | 2133 | 2133 | 2133 | 2133 | 2133 | Mb/s | |
LPDDR4 LPDDR4X 6 |
Single rank component | High | 4266 | 4266 | 3933 | 3733 | 3933 | 3733 | Mb/s | |
Medium | 4266 | 4266 | 3933 | 3733 | 3933 | 3733 | Mb/s | |||
Low | 3200 | 3200 | 3200 | 3200 | 3200 | 3200 | Mb/s | |||
Dual rank component | High | 3733 | 3733 | 3733 | 3733 | 3733 | 3733 | Mb/s | ||
Medium | 3733 | 3733 | 3733 | 3733 | 3733 | 3733 | Mb/s | |||
Low | 2933 | 2933 | 2933 | 2933 | 2933 | 2933 | Mb/s | |||
|