The pin-to-pin numbers in the following tables are based on the clock root
placement in the center of the device. The actual pin-to-pin values will vary if the root
placement selected is different. Consult the Vivado Design Suite timing report for the actual pin-to-pin values.
Table 1. Global Clock Input to Output Delay Without MMCM (Near Clock Region)
Symbol |
Description
1
|
Device |
Speed Grade and VCCINT Operating Voltages |
Units |
0.90V |
0.85V |
0.72V |
-3 |
-2 |
-1 |
-2 |
-1 |
SSTL15 Global Clock Input to Output
Delay using Output Flip-Flop, Fast Slew Rate, without MMCM |
TICKOF
|
Global clock input and output flip-flop without MMCM (near clock region) |
XCZU1 |
N/A |
4.24 |
4.59 |
5.41 |
5.81 |
ns |
XCZU2 |
N/A |
4.90 |
5.28 |
6.08 |
6.51 |
ns |
XCZU3 |
N/A |
4.90 |
5.28 |
6.08 |
6.51 |
ns |
XCZU3T |
N/A |
5.33 |
5.73 |
6.62 |
7.11 |
ns |
XCZU4 |
5.05 |
5.53 |
5.95 |
6.90 |
7.49 |
ns |
XCZU5 |
5.05 |
5.53 |
5.95 |
6.90 |
7.49 |
ns |
XCZU6 |
5.42 |
5.91 |
6.35 |
7.48 |
8.03 |
ns |
XCZU7 |
5.96 |
6.54 |
7.01 |
8.17 |
8.76 |
ns |
XCZU9 |
5.42 |
5.91 |
6.35 |
7.48 |
8.03 |
ns |
XCZU11 |
5.92 |
6.49 |
6.96 |
8.16 |
8.91 |
ns |
XCZU15 |
5.58 |
6.09 |
6.55 |
7.75 |
8.33 |
ns |
XCZU17 |
6.29 |
6.90 |
7.40 |
8.68 |
9.32 |
ns |
XCZU19 |
6.29 |
6.90 |
7.40 |
8.68 |
9.32 |
ns |
XAZU1 |
N/A |
N/A |
4.59 |
N/A |
5.81 |
ns |
XAZU2 |
N/A |
N/A |
5.28 |
N/A |
6.51 |
ns |
XAZU3 |
N/A |
N/A |
5.28 |
N/A |
6.51 |
ns |
XAZU3T |
N/A |
N/A |
5.73 |
N/A |
7.11 |
ns |
XAZU4 |
N/A |
N/A |
5.95 |
N/A |
7.49 |
ns |
XAZU5 |
N/A |
N/A |
5.95 |
N/A |
7.49 |
ns |
XAZU7 |
N/A |
N/A |
7.01 |
N/A |
N/A |
ns |
XAZU11 |
N/A |
N/A |
6.96 |
N/A |
N/A |
ns |
XQZU3 |
N/A |
4.90 |
5.28 |
N/A |
6.51 |
ns |
XQZU5 |
N/A |
5.53 |
5.95 |
N/A |
7.49 |
ns |
XQZU7 |
N/A |
6.54 |
7.01 |
N/A |
8.76 |
ns |
XQZU9 |
N/A |
5.91 |
6.35 |
N/A |
8.03 |
ns |
XQZU11 |
N/A |
6.49 |
6.96 |
N/A |
8.91 |
ns |
XQZU15 |
N/A |
6.09 |
6.55 |
N/A |
8.33 |
ns |
XQZU19 |
N/A |
6.90 |
7.40 |
N/A |
9.32 |
ns |
- This table lists representative values where one
global clock input drives one vertical clock line in each accessible column, and
where all accessible I/O and CLB flip-flops are clocked by the global clock
net.
|
Table 2. Global Clock Input to Output Delay Without MMCM (Far Clock Region)
Symbol |
Description
1
|
Device |
Speed Grade and VCCINT Operating Voltages |
Units |
0.90V |
0.85V |
0.72V |
-3 |
-2 |
-1 |
-2 |
-1 |
SSTL15 Global Clock Input to Output
Delay using Output Flip-Flop, Fast Slew Rate, without MMCM |
TICKOF_FAR
|
Global clock input and output flip-flop without MMCM (far clock region) |
XCZU1 |
N/A |
4.92 |
5.30 |
6.20 |
6.67 |
ns |
XCZU2 |
N/A |
5.27 |
5.68 |
6.59 |
7.06 |
ns |
XCZU3 |
N/A |
5.27 |
5.68 |
6.59 |
7.06 |
ns |
XCZU3T |
N/A |
5.56 |
5.98 |
6.92 |
7.45 |
ns |
XCZU4 |
5.24 |
5.73 |
6.17 |
7.17 |
7.79 |
ns |
XCZU5 |
5.24 |
5.73 |
6.17 |
7.17 |
7.79 |
ns |
XCZU6 |
5.91 |
6.49 |
6.97 |
8.16 |
8.76 |
ns |
XCZU7 |
5.96 |
6.54 |
7.01 |
8.17 |
8.76 |
ns |
XCZU9 |
5.91 |
6.49 |
6.97 |
8.16 |
8.76 |
ns |
XCZU11 |
6.29 |
6.91 |
7.41 |
8.72 |
9.52 |
ns |
XCZU15 |
5.90 |
6.49 |
6.96 |
8.16 |
8.77 |
ns |
XCZU17 |
6.84 |
7.53 |
8.07 |
9.52 |
10.23 |
ns |
XCZU19 |
6.84 |
7.53 |
8.07 |
9.52 |
10.23 |
ns |
XAZU1 |
N/A |
N/A |
5.30 |
N/A |
6.67 |
ns |
XAZU2 |
N/A |
N/A |
5.68 |
N/A |
7.06 |
ns |
XAZU3 |
N/A |
N/A |
5.68 |
N/A |
7.06 |
ns |
XAZU3T |
N/A |
N/A |
5.98 |
N/A |
7.45 |
ns |
XAZU4 |
N/A |
N/A |
6.17 |
N/A |
7.79 |
ns |
XAZU5 |
N/A |
N/A |
6.17 |
N/A |
7.79 |
ns |
XAZU7 |
N/A |
N/A |
7.01 |
N/A |
N/A |
ns |
XAZU11 |
N/A |
N/A |
7.41 |
N/A |
N/A |
ns |
XQZU3 |
N/A |
5.27 |
5.68 |
N/A |
7.06 |
ns |
XQZU5 |
N/A |
5.73 |
6.17 |
N/A |
7.79 |
ns |
XQZU7 |
N/A |
6.54 |
7.01 |
N/A |
8.76 |
ns |
XQZU9 |
N/A |
6.49 |
6.97 |
N/A |
8.76 |
ns |
XQZU11 |
N/A |
6.91 |
7.41 |
N/A |
9.52 |
ns |
XQZU15 |
N/A |
6.49 |
6.96 |
N/A |
8.77 |
ns |
XQZU19 |
N/A |
7.53 |
8.07 |
N/A |
10.23 |
ns |
- This table lists representative values where
one global clock input drives one vertical clock line in each accessible column,
and where all accessible I/O and CLB flip-flops are clocked by the global clock
net.
|
Table 3. Global Clock Input to Output Delay With MMCM
Symbol |
Description
1, 2
|
Device |
Speed Grade and VCCINT Operating Voltages |
Units |
0.90V |
0.85V |
0.72V |
-3 |
-2 |
-1 |
-2 |
-1 |
SSTL15 Global Clock Input to Output
Delay using Output Flip-Flop, Fast Slew Rate, with MMCM |
TICKOFMMCMCC
|
Global clock input and output flip-flop with MMCM |
XCZU1 |
N/A |
2.65 |
2.89 |
3.44 |
3.63 |
ns |
XCZU2 |
N/A |
2.22 |
2.43 |
2.87 |
3.00 |
ns |
XCZU3 |
N/A |
2.22 |
2.43 |
2.87 |
3.00 |
ns |
XCZU3T |
N/A |
2.09 |
2.31 |
2.76 |
2.91 |
ns |
XCZU4 |
1.90 |
2.24 |
2.47 |
2.90 |
3.08 |
ns |
XCZU5 |
1.90 |
2.24 |
2.47 |
2.90 |
3.08 |
ns |
XCZU6 |
1.83 |
2.15 |
2.36 |
2.80 |
2.95 |
ns |
XCZU7 |
1.98 |
2.32 |
2.55 |
3.00 |
3.15 |
ns |
XCZU9 |
1.83 |
2.15 |
2.36 |
2.80 |
2.95 |
ns |
XCZU11 |
1.96 |
2.30 |
2.51 |
2.99 |
3.20 |
ns |
XCZU15 |
1.85 |
2.18 |
2.38 |
2.82 |
2.98 |
ns |
XCZU17 |
2.08 |
2.44 |
2.66 |
3.15 |
3.33 |
ns |
XCZU19 |
2.08 |
2.44 |
2.66 |
3.15 |
3.33 |
ns |
XAZU1 |
N/A |
N/A |
2.89 |
N/A |
3.63 |
ns |
XAZU2 |
N/A |
N/A |
2.43 |
N/A |
3.00 |
ns |
XAZU3 |
N/A |
N/A |
2.43 |
N/A |
3.00 |
ns |
XAZU3T |
N/A |
N/A |
2.31 |
N/A |
2.91 |
ns |
XAZU4 |
N/A |
N/A |
2.47 |
N/A |
3.08 |
ns |
XAZU5 |
N/A |
N/A |
2.47 |
N/A |
3.08 |
ns |
XAZU7 |
N/A |
N/A |
2.55 |
N/A |
N/A |
ns |
XAZU11 |
N/A |
N/A |
2.51 |
N/A |
N/A |
ns |
XQZU3 |
N/A |
2.22 |
2.43 |
N/A |
3.00 |
ns |
XQZU5 |
N/A |
2.24 |
2.47 |
N/A |
3.08 |
ns |
XQZU7 |
N/A |
2.32 |
2.55 |
N/A |
3.15 |
ns |
XQZU9 |
N/A |
2.15 |
2.36 |
N/A |
2.95 |
ns |
XQZU11 |
N/A |
2.30 |
2.51 |
N/A |
3.20 |
ns |
XQZU15 |
N/A |
2.18 |
2.38 |
N/A |
2.98 |
ns |
XQZU19 |
N/A |
2.44 |
2.66 |
N/A |
3.33 |
ns |
- This table lists representative values
where one global clock input drives one vertical clock line in each accessible
column, and where all accessible I/O and CLB flip-flops are clocked by the global
clock net.
- MMCM output jitter is already included in
the timing calculation.
|
Table 4. Source Synchronous Output Characteristics (Component Mode)
Description |
Speed Grade and VCCINT
Operating Voltages |
Units |
0.90V |
0.85V |
0.72V |
-3 |
-2 |
-1 |
-2 |
-1 |
TOUTPUT_LOGIC_DELAY_VARIATION
1
|
80 |
ps |
- Delay mismatch across a transmit bus when using
component mode output logic (ODDRE1, OSERDESE3) within a bank.
|