The pin-to-pin numbers in the following tables are based on the clock root
placement in the center of the device. The actual pin-to-pin values will vary if the root
placement selected is different. Consult the Vivado Design Suite timing
report for the actual pin-to-pin values.
Table 1. Global Clock Input to Output Delay Without MMCM (Near Clock Region)
| Symbol |
Description
1
|
Device |
Speed Grade and VCCINT Operating Voltages |
Units |
| 0.90V |
0.85V |
0.72V |
| -3 |
-2 |
-1 |
-2 |
| SSTL15 Global Clock Input to Output
Delay using Output Flip-Flop, Fast Slew Rate, without MMCM |
| TICKOF
|
Global clock input and output flip-flop without MMCM (near clock region) |
XCVU3P |
4.41 |
4.77 |
5.09 |
5.48 |
ns |
| XCVU5P |
4.41 |
4.77 |
5.09 |
5.48 |
ns |
| XCVU7P |
4.41 |
4.77 |
5.09 |
5.48 |
ns |
| XCVU9P |
4.41 |
4.77 |
5.09 |
5.48 |
ns |
| XCVU11P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU13P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU19P |
N/A |
6.43 |
6.94 |
N/A |
ns |
| XCVU23P |
6.02 |
6.61 |
7.10 |
8.34 |
ns |
| XCVU27P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU29P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU31P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU33P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU35P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU37P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU45P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU47P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XCVU57P |
4.22 |
4.59 |
4.90 |
5.27 |
ns |
| XQVU3P |
N/A |
4.77 |
5.09 |
5.48 |
ns |
| XQVU7P |
N/A |
4.77 |
5.09 |
5.48 |
ns |
| XQVU11P |
N/A |
4.59 |
4.90 |
5.27 |
ns |
- This table lists representative values where one
global clock input drives one vertical clock line in each accessible column, and
where all accessible I/O and CLB flip-flops are clocked by the global clock net in
a single SLR.
|
Table 2. Global Clock Input to Output Delay Without MMCM (Far Clock Region)
| Symbol |
Description
1
|
Device |
Speed Grade and VCCINT Operating Voltages |
Units |
| 0.90V |
0.85V |
0.72V |
| -3 |
-2 |
-1 |
-2 |
| SSTL15 Global Clock Input to Output
Delay using Output Flip-Flop, Fast Slew Rate, without
MMCM |
| TICKOF_FAR
|
Global clock input and output flip-flop without MMCM (far clock region) |
XCVU3P |
4.90 |
5.33 |
5.69 |
6.24 |
ns |
| XCVU5P |
4.90 |
5.33 |
5.69 |
6.24 |
ns |
| XCVU7P |
4.90 |
5.33 |
5.69 |
6.24 |
ns |
| XCVU9P |
4.90 |
5.33 |
5.69 |
6.24 |
ns |
| XCVU11P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU13P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU19P |
N/A |
7.55 |
8.13 |
N/A |
ns |
| XCVU23P |
6.42 |
7.07 |
7.61 |
9.12 |
ns |
| XCVU27P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU29P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU31P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU33P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU35P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU37P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU45P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU47P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XCVU57P |
4.40 |
4.79 |
5.11 |
5.54 |
ns |
| XQVU3P |
N/A |
5.33 |
5.69 |
6.24 |
ns |
| XQVU7P |
N/A |
5.33 |
5.69 |
6.24 |
ns |
| XQVU11P |
N/A |
4.79 |
5.11 |
5.54 |
ns |
- This table lists representative values where
one global clock input drives one vertical clock line in each accessible column,
and where all accessible I/O and CLB flip-flops are clocked by the global clock
net in a single SLR.
|
Table 3. Global Clock Input to Output Delay With MMCM
| Symbol |
Description
1, 2
|
Device |
Speed Grade and VCCINT Operating Voltages |
Units |
| 0.90V |
0.85V |
0.72V |
| -3 |
-2 |
-1 |
-2 |
| SSTL15 Global Clock Input to Output
Delay using Output Flip-Flop, Fast Slew Rate, with MMCM |
| TICKOFMMCMCC
|
Global clock input and output flip-flop with MMCM |
XCVU3P |
1.51 |
1.80 |
1.94 |
1.80 |
ns |
| XCVU5P |
1.51 |
1.80 |
1.94 |
1.80 |
ns |
| XCVU7P |
1.51 |
1.80 |
1.94 |
1.80 |
ns |
| XCVU9P |
1.51 |
1.80 |
1.94 |
1.80 |
ns |
| XCVU11P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU13P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU19P |
N/A |
2.39 |
2.60 |
N/A |
ns |
| XCVU23P |
1.83 |
2.15 |
2.34 |
2.87 |
ns |
| XCVU27P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU29P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU31P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU33P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU35P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU37P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU45P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU47P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XCVU57P |
1.29 |
1.56 |
1.68 |
1.56 |
ns |
| XQVU3P |
N/A |
1.80 |
1.94 |
1.80 |
ns |
| XQVU7P |
N/A |
1.80 |
1.94 |
1.80 |
ns |
| XQVU11P |
N/A |
1.56 |
1.68 |
1.56 |
ns |
- This table lists representative values
where one global clock input drives one vertical clock line in each accessible
column, and where all accessible I/O and CLB flip-flops are clocked by the global
clock net in a single SLR.
- MMCM output jitter is already included in
the timing calculation.
|
Table 4. Source Synchronous Output Characteristics (Component Mode)
| Description |
Speed Grade and VCCINT
Operating Voltages |
Units |
| 0.90V |
0.85V |
0.72V |
| -3 |
-2 |
-1 |
-2 |
| TOUTPUT_LOGIC_DELAY_VARIATION
1
|
80 |
ps |
- Delay mismatch across a transmit bus when using component mode output logic
(ODDRE1, OSERDESE3) within a bank.
|