por_rni_s0_qos_lat_tgt_u_rni_nid32 (CPM5_CMN600) Register - AM012

Versal Adaptive SoC Register Reference (AM012)

Document ID
AM012
Release Date
2024-08-19
Revision
1.4

por_rni_s0_qos_lat_tgt_u_rni_nid32 (CPM5_CMN600) Register Description

Register Namepor_rni_s0_qos_lat_tgt_u_rni_nid32
Offset Address0x0000410A88
Absolute Address 0x00FC410A88 (CPM5_CMN)
Width64
TypemixedMixed types. See bit-field details.
Reset Value0x00000000
DescriptionControls QoS target latency (in cycles) for regulations of port S0 read and write transactions.

por_rni_s0_qos_lat_tgt_u_rni_nid32 (CPM5_CMN600) Register Bit-Field Summary

Field NameBitsTypeReset ValueDescription
Reserved63:28razRead as zero0x0reserved
s0_ar_lat_tgt27:16rwNormal read/write0x0Port S0 AR channel target latency; a value of 0 corresponds to no regulation
Reserved15:12razRead as zero0x0reserved
s0_aw_lat_tgt11:0rwNormal read/write0x0Port S0 AW channel target latency; a value of 0 corresponds to no regulation