PF0_LINK_CAP_L1_EXIT_LATENCY_GEN4 (CPM5_PCIE_ATTR) Register Description
Register Name | PF0_LINK_CAP_L1_EXIT_LATENCY_GEN4 |
---|---|
Offset Address | 0x0000000E38 |
Absolute Address |
0x00FCE08E38 (CPM5_PCIE0_ATTR) 0x00FCE88E38 (CPM5_PCIE1_ATTR) |
Width | 32 |
Type | rwNormal read/write |
Reset Value | 0x00000000 |
Description | Sets the exit latency from L1 state to be applied (at 16G) where separate clocks are used. Transferred to the Link Capabilities register. |
This register should only be written to during reset of the PCIe block
PF0_LINK_CAP_L1_EXIT_LATENCY_GEN4 (CPM5_PCIE_ATTR) Register Bit-Field Summary
Field Name | Bits | Type | Reset Value | Description |
---|---|---|---|---|
attr | 2:0 | rwNormal read/write | 0x0 |