PF0_LINK_CAP_L0S_EXIT_LATENCY_GEN4 (CPM4_PCIE1_ATTR) Register Description
| Register Name | PF0_LINK_CAP_L0S_EXIT_LATENCY_GEN4 |
|---|---|
| Offset Address | 0x00000005A4 |
| Absolute Address | 0x00FCA605A4 (CPM4_PCIE1_ATTR) |
| Width | 32 |
| Type | rwNormal read/write |
| Reset Value | 0x00000000 |
| Description | Sets the exit latency from L0s state to be applied (at 16G) where separate clocks are used. Transferred to the Link Capabilities register. |
This register should only be written to during reset of the PCIe block
PF0_LINK_CAP_L0S_EXIT_LATENCY_GEN4 (CPM4_PCIE1_ATTR) Register Bit-Field Summary
| Field Name | Bits | Type | Reset Value | Description |
|---|---|---|---|---|
| attr | 2:0 | rwNormal read/write | 0x0 |