|
Subsystem Specifics |
| Supported Device Family
1
|
AMD UltraScale+™
, AMD Spartan™
UltraScale+™
|
| Supported User Interfaces |
AXI4 Memory Map, AXI4-Stream, AXI4-Lite
|
| Resources |
Resource Use web page. |
|
Subsystem
|
| Design Files |
Encrypted System Verilog |
| Example Design |
Verilog |
| Test Bench |
Verilog |
| Constraints File |
Xilinx Constraints File (XDC) |
| Simulation Model |
Verilog |
| Supported S/W Driver |
Linux, DPDK, and Windows Drivers
2
|
| Tested Design Flows
3
|
| Design Entry |
AMD Vivado™ Design Suite
|
| Simulation |
For supported simulators, see the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973). |
| Synthesis |
Vivado Synthesis |
| Support |
| Release Notes and Known Issues |
Master Answer Record: 70927
|
| All Vivado IP Change Logs |
Master Vivado IP Change Logs: 72775
|
|
Support web
page
|
- For a complete list of supported devices, see
the Vivado IP catalog.
- For driver details, see Xilinx DMA IP Drivers.
- For the supported versions of the tools, see
the
Vivado Design Suite User Guide: Release
Notes, Installation, and Licensing (UG973).
|