| Facts Table | |
|---|---|
| Subsystem Specifics | |
| Supported Device Family 1 |
Versal™ ACAP Zynq® UltraScale+™ RFSoC Zynq® UltraScale+™ MPSoC Virtex® UltraScale+™ Kintex® UltraScale+™ Virtex® UltraScale™ Kintex UltraScale |
| Supported User Interfaces |
AXI4-Stream for variants
with MAC
XGMII or 25GMII for PCS-only variants |
| Resources | Performance and Resource Utilization web page |
| Provided with Subsystem | |
| Design Files | Encrypted register transfer level (RTL) |
| Example Design | Verilog |
| Test Bench | Verilog |
| Constraints File | Xilinx Design Constraints (XDC) |
| Simulation Model | Verilog |
| Supported S/W Driver | Linux |
| Tested Design Flows 2 | |
| Design Entry | Vivado Design Suite |
| Simulation | For supported simulators, see the Xilinx Design Tools: Release Notes Guide. |
| Synthesis | Synopsys or Vivado Synthesis |
| Support | |
| Release Notes and Known Issues | Master Answer Record: 64710 |
| All Vivado IP Change Logs | Master Vivado IP Change Logs: 72775 |
| Xilinx Support web page | |
|
|
Note: To access the 25G specification, go to the
25G Ethernet Consortium website.