The Power Design Manager (PDM) tool (download at www.xilinx.com/power) has a dedicated sheet for the NoC and DDR4 memory controller (DDRMC) power estimation for Versal devices.
Following are the recommended flows to enable accurate power estimation:
- Manual Entry Flow
- Use this flow for early power estimation when a Vivado tools design is not yet available or
ready.
- Manually specify the configuration of the NoC data path to get the estimated power.
- Create a DDR interface using the DDRMC Wizard if you are using a hard DDR in your design.
- Vivado Tools Export/Import Flow
- After an IP integrator design is available in the Vivado tools with NoC present as an IP, use
this flow for a more accurate NoC power estimation. In this flow, the
Vivado tools generate the .xpe file with all the information required
for NoC power estimation.
- In the Vivado IP
integrator design when
validate_bd_design
is run, the NOC_Power.xpe file is generated with all the NoC configurations. - After the .xpe file for the NoC design is generated, import this .xpe file into the NoC_DDRMC sheet.
- The PDM tool uses NoC and DDRMC data from the .xpe file based on the NoC solution from the IP integrator block design.
- In the Vivado IP
integrator design when
Note: For more information, see the
Power Design Manager User Guide (UG1556).