Navigating Content by Design Process - 2023.1 English

Versal Adaptive SoC Design Guide (UG1273)

Document ID
UG1273
Release Date
2023-05-16
Version
2023.1 English

AMD Adaptive Computing documentation is organized around a set of standard design processes to help you find relevant content for your current development task. All AMD Versal™ Adaptive SoC design process Design Hubs and the Design Flow Assistant materials can be found on the Xilinx.com website. This document covers the following design processes:

System and Solution Planning
Identifying the components, performance, I/O, and data transfer requirements at a system level. Includes application mapping for the solution to PS, PL, and AI Engine. Topics in this document that apply to this design process include:
Note: For more information, see the Versal Adaptive SoC System and Solution Planning Methodology Guide (UG1504).
Embedded Software Development
Creating the software platform from the hardware platform and developing the application code using the embedded CPU. Also covers XRT and Graph APIs. Topics in this document that apply to this design process include:
Note: For more information, see the Programming the PS Host Application in the AI Engine Tools and Flows User Guide (UG1076).
AI Engine Development
Creating the AI Engine graph and kernels, library use, simulation debugging and profiling, and algorithm development. Also includes the integration of the PL and AI Engine kernels. Topics in this document that apply to this design process include:
Note: For more information, see the AI Engine Tools and Flows User Guide (UG1076) and AI Engine Kernel and Graph Programming Guide (UG1079).
Hardware, IP, and Platform Development​
Creating the PL IP blocks for the hardware platform, creating PL kernels, functional simulation, and evaluating the AMD Vivado™ timing, resource use, and power closure. Also involves developing the hardware platform for system integration. Topics in this document that apply to this design process include:
Note: For more information, see the Versal Adaptive SoC Hardware, IP, and Platform Development Methodology Guide (UG1387).
System Integration and Validation​
Integrating and validating the system functional performance, including timing, resource use, and power closure. Topics in this document that apply to this design process include:
Note: For more information, see the Versal Adaptive SoC System Integration and Validation Methodology Guide (UG1388).
Board System Design
Designing a PCB through schematics and board layout. Also involves power, thermal, and signal integrity considerations. Topics in this document that apply to this design process include:
Note: For more information, see the Versal Adaptive SoC Board System Design Methodology Guide (UG1506).