Revision History - 2.5 English - PG369

Versal Adaptive SoC 600G Channelized Multirate Ethernet Subsystem (DCMAC) LogiCORE IP Product Guide (PG369)

Document ID
PG369
Release Date
2025-02-12
Version
2.5 English

The following table shows the revision history for this document.

Section Revision Summary
02/12/2025 Version 2.5
AXI4-Stream for Coupled MAC+PCS Mode Updated AXI4-Stream for Coupled MAC+PCS Mode.
Statistics Ports Clarified rx_lane_aligner_fill signal.
RS-FEC Statistics TDM Ports Updated table.
DCMAC Configuration Tab Updated screenshots.
Synthesizing and Implementing the Example Design Added section on Validating the Example Design.
Flex Interface Signaling for 200G FlexO Operation Updated table
Flex Interface Signaling for 400G FlexO Operation Updated table
Flex Interface Signaling for 50G FEC-Only Operation Updated table
FEC-Only and FlexO Modes Revised section
08/05/2024 Version 2.4
Transceiver (SerDes) Modes Updated.
Reset Port Description Updated.
Customizing and Generating the Subsystem Updated.
DCMAC Configuration Tab Updated.
Custom Alignment Marker Setting Added.
Flex Interface Updated.
11/08/2023 Version 2.3
Transceiver (SerDes) Modes Updated Tranceiver GT Quad Operating Modes
Customizing and Generating the Subsystem Updated DCMAC Supported Configuration in Vivado IDE
DCMAC Configuration Tab Updated Screenshots
08/08/2023 Version 2.2
DCMAC FEC Only Configuration Example Design Added the topic.
Document title Changed the title to Versal Adaptive SoC 600G Channelized Multirate Ethernet Subsystem.
04/12/2023 Version 2.1
Pause Operation Added the section
Entire document
  • Added updates related to 112G serial lane rate
  • General updates
01/27/2023 Version 2.1
Simulation Speed Up Added AMD Vivado™ Simulator.
Entire document General updates.
09/05/2022 Version 2.0
Initial release N/A