# Versal ACAP Transceivers Wizard v1.0 ## LogiCORE IP Product Guide Vivado Design Suite PG331 (v1.0) July 14, 2020 # **Table of Contents** | Chapter 1: Introduction | 3 | |----------------------------------------------------|--------------| | Features | 3 | | Chapter 2: Overview | | | Navigating Content by Design Process | | | Licensing and Ordering | | | Chapter 3: Product Specification | | | Chapter 4: Design Flow Steps | <del>7</del> | | Customizing and Generating the Core | | | GT Quad Sharing Multiple Bridge IPs | | | Chapter 5: Example Design | 20 | | Limitations of the Example Design | | | Simulating the Example Design | | | Known Issues | | | Appendix A: Additional Resources and Legal Notices | 23 | | Xilinx Resources | | | Documentation Navigator and Design Hubs | 23 | | References | | | Revision History | 24 | | Please Read: Important Legal Notices | | ## Introduction The Versal™ ACAP GTY Transceivers Wizard IP solution helps configure one or more serial transceivers. You can start from scratch, input your requirements, and generate valid configurations. In addition, this wizard can also produce an example design for simple simulation. ## **Features** - Simple and intuitive feature selection flow. - Onetime GUI entry for multiple line rate options to enable seamless dynamic rate switching without re-programming GT registers. - Design entry is through IP integrator (IPI) for custom IP. - Synthesizable example design with configurable pseudo-random binary sequence (PRBS) data generator, checker, and link status indicator logic to quickly demonstrate core and transceiver functionality in simulation. ## Overview ## **Navigating Content by Design Process** Xilinx® documentation is organized around a set of standard design processes to help you find relevant content for your current development task. This document covers the following design processes: - Hardware, IP, and Platform Development: Creating the PL IP blocks for the hardware platform, creating PL kernels, subsystem functional simulation, and evaluating the Vivado® timing, resource use, and power closure. Also involves developing the hardware platform for system integration. Topics in this document that apply to this design process include: - Customizing and Generating the Core - Chapter 5: Example Design ## **Licensing and Ordering** This Xilinx<sup>®</sup> LogiCORE<sup>™</sup> IP module is provided at no additional cost with the Xilinx Vivado<sup>®</sup> Design Suite under the terms of the Xilinx End User License. **Note:** To verify that you need a license, check the License column of the IP Catalog. Included means that a license is included with the Vivado® Design Suite; Purchase means that you have to purchase a license to use the core. For more information about this core, visit the Versal ACAP Transceivers Wizard product web page. Information about other Xilinx<sup>®</sup> LogiCORE<sup>™</sup> IP modules is available at the Xilinx Intellectual Property page. For information about pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your local Xilinx sales representative. # **Product Specification** The Versal™ ACAP Transceivers Wizard solution contains two cores: - 1. Versal ACAP Transceivers Bridge A reference parent IP (Bridge IP) that configures transceivers wizard parameters. - Bridge IP: Versal ACAP transceivers bridge IP (gt\_bridge\_ip\_v1\_0) is available in the IP integrator canvas. A custom design entry is created through a Bridge IP only. It instantiates, configures, and connects single or multiple GT quad base IPs (gt\_quad\_base\_v1\_0). You can add Versal ACAP Transceiver Bridge IP (gt\_bridge\_ip\_v1\_0) in IPI and configure its parameters (gt\_quad\_base\_v1\_0 parameters are programmable through gt\_bridge\_ip\_v1\_0 GUI) including number of lanes and click Block Automation. It instantiates multiple gt\_quad\_base\_v1\_0 based on the number of lanes configured in gt\_bridge\_ip\_v1\_0 and makes all required connections. For more information, see IP Integrator (IPI) Design Entry for Custom IPThe supported features in the Bridge IP are: - Simplex and Duplex configurations. - Multiple line rate configurations can be natively captured as part of IP customization, not necessarily requiring APB3 register updates to realize dynamic rate change. Up to 16 line rates can be configured per channel per direction. It will be enhanced to 256 line rates support in future version. Figure 1: Single and Multiple Bridge IPs - GT Quad Connections - 2. Versal ACAP Transceivers Wizard A wrapper around GTYE5\_QUADprimitive. It consists of single GTYE5 quad (GT quad base IP). Multiple transceivers wizards are instantiated for multi-lane (>4 lanes) designs. - GT quad base IP: GT quad base IP is available as Versal ACAP transceivers wizard (gt\_quad\_base\_v1\_0) in the Vivado® IP catalog. It instantiates, configures, and connects a GTYE5\_QUAD primitive. The objective of GT quad base IP is to showcase various GT quad features through simulations. Simulation support is provided for one GT quad. You can configure GT quad base IP to share multiple Protocol IPs each supporting multiple line rates. You can create example design and simulate to understand dynamic line rate switching and GT quad sharing across multiple Protocol IPs. ## **Design Flow Steps** This section describes customizing and generating the core, constraining the core, and the simulation, synthesis, and implementation steps that are specific to this IP core. More detailed information about the standard Vivado® design flows and the IP integrator can be found in the following Vivado Design Suite user guides: - Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (UG994) - Vivado Design Suite User Guide: Designing with IP (UG896) - Vivado Design Suite User Guide: Getting Started (UG910) - Vivado Design Suite User Guide: Logic Simulation (UG900) ## **Customizing and Generating the Core** This section includes information about using Xilinx® tools to customize and generate the core in the Vivado® Design Suite. If you are customizing and generating the core in the Vivado IP integrator, see the Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (UG994) for detailed information. IP integrator might auto-compute certain configuration values when validating or generating the design. To check whether the values do change, see the description of the parameter in this chapter. To view the parameter value, run the validate\_bd\_design command in the Tcl console. As mentioned in Chapter 3: Product Specification, Versal™ ACAP Transceivers Wizard solution contains two cores: - Versal ACAP Transceivers Bridge A reference parent IP (Bridge IP) that configures Transceivers Wizard parameters. For more information, see IP Integrator (IPI) Design Entry for Custom IP - 2. Versal ACAP Transceivers Wizard A wrapper around GTYE5\_QUAD primitive. It consists of single GTYE5 quad (GT quad base IP). Multiple Transceivers Wizards are instantiated for multi-lane (>4 lanes) designs You can customize the IP for use in your design by specifying values for the various parameters associated with the IP core using the following steps: - 1. Select the IP from the IP catalog. - Double-click the selected IP or select the Customize IP command from the toolbar or rightclick menu. For details, see the Vivado Design Suite User Guide: Designing with IP (UG896) and the Vivado Design Suite User Guide: Getting Started (UG910). Figures in this chapter are illustrations of the Vivado IDE. The layout depicted here might vary from the current version. ## IP Integrator (IPI) Design Entry for Custom IP The design entry for Custom IP is through Bridge $IP(gt_bridge_ip_v1_0)$ . Custom IPs are not required to be packaged in IPI. You need to generate single or multi Quad design for your requirement using the Bridge IP. Generate the top file and hook it up with the custom IP. The Bridge IP GUI entry is replica of GT Wizard ( $gt_quad_base_v1_0$ ). You can add $gt_bridge_ip_v1_0$ in IPI. Double-click on the IP symbol to open the Bridge IP GUI. Enable **Pass Through Mode** by selecting this option in the GUI. This will bring out essential GT parallel interface to the user interface. Configure other parameters ( $gt_quad_base_v1_0$ parameters are programmable through $gt_bridge_ip_v1_0$ GUI) including number of lanes. Main GUI Configuration Tab: The Main GUI Configuration tab provides customization options for transceiver preset selection, direction, master clock source, and number of lanes. The Main GUI tab is shown in the following figure: gt bridge ip 0 + GT TX0 EXT + GT\_TX1\_EXT + GT\_TX2\_EXT GT\_TX0 + + GT\_TX3\_EXT GT\_TX1 + + GT RX0 EXT GT TX2 + GT RX1 EXT GT TX3 + GT RX2 EXT GT RXO -GT RX1 + GT RX3 EXT gt\_txusrclk GT RX2 gt\_rxusrclk GT RX3 apb3clk gt ilo reset gtpowergood gt\_pll\_reset gt\_lcpll\_lock link\_status\_out gt\_rpll\_lock tx\_resetdone\_out ch\_phystatus\_in[3:0] rx\_resetdone\_out llo\_resetdone txusrclk\_out gpio\_enable rxusrclk\_out gpo\_in rpll\_lock\_out lcpll\_lock\_out rate\_sel[3:0] pcie rstb reset tx pll and datapath in gpi out reset\_tx\_datapath\_in reset\_mask[1:0] reset\_rx\_pll\_and\_datapath\_in reset\_rx\_datapath\_in Versal ACAPs Transceivers Bridge IP (Beta) Figure 2: GT Bridge IP Figure 3: Bridge IP GUI - Component Name: The name of the generated IP is set in the Component Name field. The default name is gt\_bridge\_ip\_0. - Pass Through Mode: Selection of this option brings out essential GT parallel interface to the user interface. - MASTER RESET ENABLE: Enables Master reset looper logic in GT Quad. It's enabled by default. You should not to disable this option. - **PRESET:** Standard protocol presets are supported. Selecting a preset loads corresponding transceiver settings in sub GUI. multi line rate presets can be loaded in this Preset window. It would populate multiple single line rate presets in corresponding sub GUI. For example multi line rate presets with suffix MLR are added in preset lists. - **GT\_DIRECTION:** Select GT direction options given in the drop-down menu. - NUMBER OF LANES: Select the required number of GT lanes. - TX RX Master Clock Source: Select desired master clock source options given in the dropdown menu. - Transceiver Configs: This option opens a pop up Sub GUI in which transceiver transmitter and receiver settings can be configured. See Sub GUI Configuration Tab for more information. Upon clicking Block Automation, the Block Automation GUI opens up. By selecting **Auto**, you let the Block Automation choose the optimal usage of the GT Quad resources. By selecting **Start\_With\_New\_Quad**, the Block Automation instantiates the New GT Quad and makes the data path, clocks, and reset connections. On a fresh IPI canvas, both **Auto** and **Start\_With\_New\_Quad** options behave similarly. It instantiates multiple $gt_quad_base_v1_0$ based on the number of lanes configured in $gt_bridge_ip_v1_0$ and makes data path, clocks and reset connections as shown below. GT Quads are wrapped inside a level of hierarchy in this case to simplify view Figure 4: Bridge IP Block Automation GUI GT\_TX0\_EXT\_gt\_bridge\_ip\_0 GT\_TX0\_EXT\_gt\_bridge\_ip\_0 GT\_TX1\_EXT\_gt\_bridge\_ip\_0 + GT\_TX1\_EXT\_gt\_bridge\_ip\_0 GT\_TX2\_EXT\_gt\_bridge\_ip\_0 + GT\_TX2\_EXT\_gt\_bridge\_ip\_0 GT\_Serial + GT\_TX3\_EXT\_gt\_bridge\_ip\_0 + GT TX3 EXT\_gt\_bridge\_ip\_0 link\_status\_gt\_bridge\_ip\_0 -GT\_RX0\_EXT\_gt\_bridge\_ip\_0 + GT RX0 EXT gt bridge ip 0 tx\_resetdone\_out\_gt\_bridge\_ip\_0 tx\_resetdone\_out\_gt\_bridge\_ip\_0 GT RX1 EXT gt bridge ip 0 + GT\_RX1\_EXT\_gt\_bridge\_ip\_0 rx\_resetdone\_out\_gt\_bridge\_ip\_0 rx\_resetdone\_out\_gt\_bridge\_ip\_0 GT\_RX2\_EXT\_gt\_bridge\_ip\_0 + GT\_RX2\_EXT\_gt\_bridge\_ip\_0 txusrclk\_gt\_bridge\_ip\_0 txusrclk\_gt\_bridge\_ip\_0 GT\_RX3\_EXT\_gt\_bridge\_ip\_0 + GT\_RX3\_EXT\_gt\_bridge\_ip\_0 rxusrclk\_gt\_bridge\_ip\_0 rxusrclk\_gt\_bridge\_ip\_0 gt\_bridge\_ip\_0\_diff\_gt\_ref\_clock + gt\_bridge\_ip\_0\_diff\_gt\_ref\_clock rpll\_lock\_gt\_bridge\_ip\_0 rpll\_lock\_gt\_bridge\_ip\_0 apb3clk\_gt\_bridge\_ip\_0 apb3clk\_gt\_bridge\_ip\_0 lcpll\_lock\_gt\_bridge\_ip\_0 lcpll\_lock\_gt\_bridge\_ip\_0 gt\_reset\_gt\_bridge\_ip\_0 gt\_reset\_gt\_bridge\_ip\_0 rate\_sel\_gt\_bridge\_ip\_0[3:0] rate\_sel\_gt\_bridge\_ip\_0[3:0] apb3clk\_quad apb3clk\_quad Figure 5: Bridge IP with Multi-Quad Design #### Versal ACAP Transceivers Wizard The objective of GT quad base IP is to showcase various GT quad features through simulations. Simulation support is provided for one GT quad. You can configure GT quad base IP to share multiple protocol IPs each supporting multiple line rates. You can create example design and simulate to understand dynamic line rate switching and GT quad sharing across multiple Protocol IPs. ### **Main GUI Configuration Tab** The Main GUI Configuration tab provides customization options for transceiver preset selection, direction, master clock source, and number of lanes. The Main GUI tab is shown in the following figure: Figure 6: Main GUI Configuration Tab - Component Name: The name of the generated IP is set in the Component Name field. The default name is gt\_quad\_base\_v1\_0. - **Register Configuration Interface:** Select AxiAXI4-Lite or APB3 Interface for registers configuration. Also enter the frequency of operation of the selected interface. - **Protocol 0:** This option is enabled by default as four lane duplex design. Based on the number of unused lanes, rest of the protocol options (1, 2, 3 etc.) are enabled. Two protocol options are shown in the following figure, both the protocol options are duplex and 2 lanes each are programmed: Figure 7: Multi-Protocol Programming Option - **Preset:** Standard protocol presets are supported. Selecting a preset will load corresponding transceiver settings in Sub GUI. Multi line rate presets can be loaded in this Preset window. It will populate multiple single line rate presets in corresponding Sub GUI. Example multi line rate presets with suffix MLR are added in preset lists. - GT Direction: Select GT direction options given in the drop-down menu. - TX RX Master Clock Source: Select desired master clock source options given in the dropdown menu. - Number of Lanes: Select number of lanes. Maximum 4 lanes are supported as it's a wrapper of a GT QUAD - Transceiver Configs Protocol 0: This option opens a pop up Sub GUI in which transceiver transmitter and receiver settings can be configured. - Lane Selection: Select physical lane mapping based on "Number of Lanes" value. ## **Sub GUI Configuration Tab** The Sub GUI configuration tab provides customization options for fundamental transceiver features, including transceiver type, and transmitter and receiver settings. Each Sub GUI configuration corresponds to a target transceiver configuration referred to as CONFIG<0/1...> in the Protocols panel. The target configuration could be achieved by controlling the $ch*\_txrate[7:0]$ or $ch*\_rxrate[7:0]$ ports on the wizard. Multiple line rate settings require multiple Sub GUI configurations. The Sub GUI tab is shown in the following figure: Figure 8: Sub GUI Configuration Tab - **Protocols:** By clicking "+" button new CONFIGx will be added. Each CONFIG corresponds to a Sub GUI. - Transceiver configuration preset: Standard protocol preset can be loaded from list of presets. - **Configurations:** GT transceiver and receiver settings like line rate, GT Type, Reference clock frequency can be selected. - Reference clock Frequency: It has user reference clock frequency input. Actual reference clock frequency is calculated based on user reference clock input. - Requested reference clock source: Six logical reference clock inputs from R0 R5 are given. Based on user selection across various line rates, wizard assigns the sorted-out reference clock ports (GTREFCLK0-5) and frequency to be driven on these clock ports. Summary.log in IP Sources area provides clock port and frequency assignment and Table Summary of CONFIG information. Sample summary.log is given in the following figure: Figure 9: Sample Summary Log ## **GT Quad Sharing Multiple Bridge IPs** It is possible to share a GT Quad with more than one Bridge IP based on their number of lanes, PLL requirements, and other configurations. For example, a GT Quad can be shared by two x2 lane Bridge IPs. To achieve this, you can drop in two Bridge IPs in the IPI canvas, configure Bridge IP GUI, and click **Block Automation**. The Block Automation GUI opens, as shown in the following figure. This figure shows the Block Automation GUI for two Bridge IPs. You can either choose to do Block Automation for both the Bridge IPs simultaneously, or one after another. Figure 10: Block Automation for Two Bridge IPs The following figure shows the fully connected Bridge IPs shared with a single GT Quad. Figure 11: Fully Connected Bridge IP #### **GT Reference Clock Summary and Optimization** As part of block automation, GT Reference Clocks(GTREFCLK) are shorted across quads for simple designs. • Example 1: For a x8 design that use two Quads, GTREFCLKs from both Quads are shorted and connected to single <code>IBUFDS\_GT</code>. For complex designs using Mulitple Bridge IPs with Multiple Quads, System designers can short GTREFCLKs based on its frequency information, Quad placement and Clock availability on the board. To help System designers to make an informed decision, GTREFCLK summary is provided for the whole system in the canvas. This table can be obtained by entering the following command in Tcl console. xilinx::designutils::report\_gtye5\_refclk\_summaryUpon executing the command, gtye5\_refclk\_summary.txt is generated in below path Figure 12: GTYE5 Reference clock summary file location It reports GT Reference Clocks, its frequencies and its source in this design shown in figureFigure 11: Fully Connected Bridge IP. Figure 13: Example 1 GTYE5 Reference Clock Summary Table | | | GTYE5_REFCL | OCK Summary Table | | |----------|----------------------------------------------------------|--------------------------|--------------------------------------|------------------------------------| | | GTYE5_REFCLOCK Name | | | REFCLK Source | | 1<br> 2 | /gt_quad_base/GT_REFCLK0 <br> /gt_quad_base/GT_REFCLK1 | 156.250000<br>156.250000 | /gt_bridge_ip_0<br> /gt_bridge_ip_1 | /util_ds_buf <br> /util_ds_buf_1 | • Example 2: Figure 13 shows four instances of x2 IPs sharing two Quads. In this case, four GTREFCLKs are available in the design. Since these four instances of same IP, GTREFCLK frequencies are same for all IPs. System designer can potentially short these GTREFCLKs if Quads are placed adjacent to each other and use single input pin from board. Figure 14 shows the GTREFCLKs summary of this design Figure 14: Multiple Bridge IPs sharing GT Quads Figure 15: Example 2 GTYE5 Reference Clock Summary Table | + | .+ | | + | + | |-------|----------------------------|------------|----------------|--------------------| | S.No. | GTYE5_REFCLOCK Name | Freq | ParentIP | REFCLK Source | | + | .+ | -+ | + | ++ | | 1 | /gt_quad_base/GT_REFCLK0 | 156.250000 | /gt_bridge_ip_ | 0 /util_ds_buf | | 12 | / /gt guad base/GT REFCLK1 | 156.250000 | /gt bridge ip | 1 /util ds buf 1 | | 13 | /gt quad base 1/GT REFCLKO | 156.250000 | /gt bridge ip | 2 /util ds buf 2 | | 1 4 | /qt quad base 1/GT REFCLKI | | /at bridge ip | 3 /util ds buf 3 | #### Synthesizing and Implementing the Design Use the following steps once the system is created: - 1. Validate the design for correctness. Right-click in the IPI canvas and choose **Validate Design** or press function key F6. - 2. Once the design is validated and the top-level file is generated, you can synthesize the design by clicking **Run Synthesis** in Vivado. - 3. Open synthesized design → Layout → I/O Planning for GT and refclk pin placements as shown in figure below: #### **IO Planning** - 4. Open Package Pins tab and provide GT and GT reference clock locations in corresponding MGT banks. - 5. Once all the I/O Ports are assigned, click **Run Implementation** to implement the design. # Example Design An example design can be generated for any customization of the Transceivers Wizard IP core. After you customize and generate a core instance, choose the Open IP Example Design Vivado Integrated Design Environment (IDE) option for that instance. A separate Vivado project opens with the Wizard example design as the top-level module. The example design instantiates the customized core. Example design invokes IPI in the background, adds $gt_bridge_ip_v1_0$ and generates quad design for a given configuration as given in the following figure: Figure 16: Core Example Design The purpose of the Wizard IP example design is to: • Provide a simple demonstration of the customized core instance operating in simulation through the use of a link status indicator based on PRBS generators and checkers. Provide a starting point for integrating the customized core into your system, including reference clock buffers. The gt\_bridge\_ip\_v1\_0 contains configurable PRBS generator and checker modules per transceiver channel that enable simple data integrity testing, and resulting link status reporting. The example design is also synthesizable. **Note:** You need to provide appropriate GT Quad and GTREFCLK location in IP xdc for a selected device if not using IO Planner for locations selection. ## Limitations of the Example Design The example design is the recommended means of simulating or implementing an instance of the Wizard IP core outside the context of your own system. It is quite simplistic, and the following limitations should be understood: - The example design does not implement specific protocols to generate or check data. Fundamentally, raw PRBS data is generated and checked. - When the example design is simulated using the provided test bench, each transceiver channel is looped back from the serial data transmitter to the receiver. As such, data integrity can only be properly checked if the transmitter and receiver are configured for the same line rate and to use the same data coding. No rate adjustment schemes are used. If the transmitter and receiver line rates or data coding are configured differently from one another in your system, you might wish to cross-couple two appropriately-customized core instances and check for data integrity in hardware or in your own test bench. In such a setup, the transmitter of core instance A is rate and coding-matched to the receiver of core instance B, and vice versa. - Example designs are not provided for Multi-Quad designs. ## Simulating the Example Design To simulate an instance of the Wizard IP core, first open its example design. In the example project, start a behavioral simulation by clicking $Run \rightarrow Simulation \rightarrow Run$ Behavioral Simulation in the Vivado Integrated Design Environment (IDE). The example design simulation test bench provides the requisite free-running clock and transceiver reference clock signals, as well as a "reset all" pulse to the example design logic and reset controller helper block input ports. This stimulus is sufficient to allow the helper blocks to bring up the remainder of the system. After some time, the transceiver PLL(s) will achieve lock, allowing the reset controller helper block finite state machines to complete the full reset sequence. After the reset sequence is complete, you can begin to observe the example stimulus module transmitting data. A short time later, the example checking module begins to search for data alignment and checks for data integrity, which is in turn used by the link status logic to drive the link status indicator. In case of multi-line rate configurations, example design switches to next line rate and again tries to achieve lock and other Reset Done signals. Finally, it measures the expected user clk frequency to ensure expected line rate is achieved. After every rate change, it prints the following message: Finally, the following messages are printed to the transcript and the test is considered to have passed. ``` PROTO POST CONFIG3 LINK STABLE TXUSRCLK Frequency = 156.25 PROTO CONFIG3:::: POST LINK STABLE RXUSRCLK Frequency = 156.25 Time: 172150 ps PROTO CONFIG3: simulation completed Time: 172150 ps PASS: simulation completed ** Test completed successfully ``` ## **Known Issues** The following issues are identified during this release and will be fixed in future releases: - When two IPs Simplex TX and Simplex RX with unequal number of lanes and unequal number of line rates then the configurations may not function properly. - Few Buffer Bypass cases with more margin might fail with data integrity checks. - 64b66b async mode with 64-bit user width and 32-bit int width fails in some configurations. - Summary log has issues after six decimal values of Actual Refclk frequency for some configurations. - Few Multi IP configurations in shared configurations may not work in simulation. - Some combinations of line rate/reference clock frequencies could give improper user clock frequencies due to precision issues. - Some of the configurations with different TX/RX data widths may fail in simulation with PRBS mismatch. # Additional Resources and Legal Notices ## **Xilinx Resources** For support resources such as Answers, Documentation, Downloads, and Forums, see Xilinx Support. ## **Documentation Navigator and Design Hubs** Xilinx® Documentation Navigator (DocNav) provides access to Xilinx documents, videos, and support resources, which you can filter and search to find information. To open DocNav: - From the Vivado<sup>®</sup> IDE, select Help → Documentation and Tutorials. - On Windows, select Start → All Programs → Xilinx Design Tools → DocNav. - At the Linux command prompt, enter docnav. Xilinx Design Hubs provide links to documentation organized by design tasks and other topics, which you can use to learn key concepts and address frequently asked questions. To access the Design Hubs: - In DocNay, click the **Design Hubs View** tab. - On the Xilinx website, see the Design Hubs page. Note: For more information on DocNay, see the Documentation Navigator page on the Xilinx website. ## References These documents provide supplemental material useful with this guide: - 1. Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (UG994) - 2. Vivado Design Suite User Guide: Designing with IP (UG896) - 3. Vivado Design Suite User Guide: Getting Started (UG910) - 4. Vivado Design Suite User Guide: Logic Simulation (UG900) ## **Revision History** The following table shows the revision history for this document. | Section | Revision Summary | | | | | |------------------------|------------------|--|--|--|--| | 07/14/2020 Version 1.0 | | | | | | | Initial release | N/A | | | | | ## Please Read: Important Legal Notices The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https:// www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos. This document contains preliminary information and is subject to change without notice. Information provided herein relates to products and/or services not yet available for sale, and provided solely for information purposes and are not intended, or to be construed, as an offer for sale or an attempted commercialization of the products and/or services referred to herein. #### **AUTOMOTIVE APPLICATIONS DISCLAIMER** AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY. #### Copyright © Copyright 2020 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.